#### **DSD LAB REPORT**

**LAB # 04** 



Spring 2021
CSE-308L Digital System Design Lab

Submitted by: ASHIQ ULLAH

Registration No.: 18PWCSE1695

Class Section: **B** 

"On my honor, as student of University of Engineering and Technology, I have neither given nor received unauthorized assistance on this academic work."

| Student Signature: |  |
|--------------------|--|
|--------------------|--|

Submitted to:

Engr. Madiha Sher

May 06, 2021

Department of Computer Systems Engineering
University of Engineering and Technology, Peshawar

#### **OBJECTIVES:**

This lab will enable students to:

- Code using Behavioral level modeling
- Implement an 8 Bit Ring Counter

#### **TASK**:

## Implementation of an 8-bit Ring Counter

#### **CODE:**

```
🕨 | In #|
   1 module Ring_8bit (clock, reset, Output);
             input clock, reset;
   3
             output [7:0] Output;
             reg[7:0] A;
   5
   6
             always @(posedge clock)
   7
                      if (!reset)
                              A = 8'b000000001;
   8
   9
                      else
  10
                      begin
  11
                              A \ll A \ll 1;
  12
                              A[0] <= A[7];
  13
                      end
  14
                     assign Output = A;
  15
  16 endmodule
```

#### **TestBench:**

```
● In #
   1 module test Ring;
            reg clock, reset;
   2
   3
            wire[7:0] Output;
   4
            Ring 8bit counter(clock, reset, Output);
   6
             always
   7
                     #1 clock = ~clock;
   8
             initial
   9
            begin
  10
                     $display("Clock|Reset| Output");
  11
                     clock = 0;
                     reset = 1;
  12
                     $monitor("
                                %b | %b | %b",clock,reset,Output);
  13
  14
  15
                     #1 reset = 0;
  16
                     #1 reset = 1;
  17
                     #500 $finish;
            end
  19 endmodule
```

## **OUTPUTS**

## **Truth Table:**

| I                     |   | -   |           |  |
|-----------------------|---|-----|-----------|--|
| run                   |   |     |           |  |
| # Clock Reset  Output |   |     |           |  |
| #                     | 0 | 1 1 | XXXXXXXX  |  |
| #                     | 1 | 0   | 000000001 |  |
| #                     | 0 | 1   | 00000001  |  |
| #                     | 1 | 1   | 00000010  |  |
| #                     | 0 | 1   | 00000010  |  |
| #                     | 1 | 1   | 00000100  |  |
| #                     | 0 | 1 1 | 00000100  |  |
| #                     | 1 | 1   | 00001000  |  |
| #                     | 0 | 1   | 00001000  |  |
| #                     | 1 | 1   | 00010000  |  |
| #                     | 0 | 1   | 00010000  |  |
| #                     | 1 | 1   | 00100000  |  |
| #                     | 0 | 1   | 00100000  |  |
| #                     | 1 | 1   | 01000000  |  |
| #                     | 0 | 1 1 | 01000000  |  |
| #                     | 1 | 1 1 | 10000000  |  |
| #                     | 0 | 1   | 10000000  |  |
| #                     | 1 | 1   | 00000001  |  |
| #                     | 0 | 1   | 00000001  |  |
| #                     | 1 | 1 1 | 00000010  |  |
| #                     | 0 | 1 1 | 00000010  |  |

# **Data Flow:**



### **Wave Form:**

